Bestavros, AzerLiu, Yueh-Lin2012-05-172012-05-171995-06-06Bestavros, Azer; Liu, Yueh-Lin. "Simulation of Hardware Dynamic Scheduling on the DLX Architecture“, Technical Report BUCS-1995-013, Computer Science Department, Boston University, June 6, 1995. [Available from: http://hdl.handle.net/2144/3772]https://hdl.handle.net/2144/3772This technical report is available only in HTML format from http://cs-www.bu.edu/faculty/best/crs/cs550/yueh/dlxsim.htmlWe describe our extention of the existing DLX simulator (DLXsim), available from the University of California at Berkeley, which allows the simulation of two hardware dynamic scheduling techniques. There are two DLXsim-like interactive simulators developed as part of this project. DLXscore simulates the operation of a DLX architecture equipped with scoreboarding hardware. DLXscore provides the status of instructions, scoreboard tables, and statistics. DLXtomasulo simulates the operation of a DLX architecture equipped with a hardware implementation of Tomasulo's algorithm. DLXtomasulo provides the status of instructions, reservation stations, and statistics. Both programs allow the user to configure the number of functional units and the latency of floating point operations.en-USSimulation of Hardware Dynamic Scheduling on the DLX ArchitectureTechnical Report